產(chǎn)品描述
The AiP74HC/HCT163 is a synchronous presettable binary counter with an internal look-head carry. Synchronous operation is provided by having all flip-flops clocked ltaneously on the positive-going edge of the clock (CP). The outputs (Q0 to Q3) of the counters may be preset to a HIGH or LOW. A LOW at the parallel enable input (PE) disables the counting action. It causes the data at the data inputs (D0 to D3) to be loaded into the counter on the positive-going edge of the clock. Preset takes place regardless of the levels at count enable inputs (CEP and CET). A LOW at the master reset input (MR) sets Q0 to Q3 LOW after the next positive-going transition on the clock input (CP). This action occurs regardless of the levels at input pinsPE, CET and CEP. This synchronous reset feature enables the designer to modify the maximum count with only one external NAND gate. The look-ahead carry simplifies serial cascading of the counters. Both CEP and CET must be HIGH to count. The CET input is fed forward to enable the terminal count output (TC). The TC output thus enabled will produce a HIGH output pulse of a duration approximately equal to a HIGH output of Q0. This pulse can be used to enable the next cascaded stage. Inputs include clamp diodes. This enables the use of current limiting resistors to interface inputs to voltages in excess of VCC.
The CP to TC propagation delay and CEP to CP set-up time determine the maximum clock frequency for the cascaded counters according to the following formula:
fmax=1/(tP(max)(CP to TC)+tSU(CEP to CP))
您是第1113885位訪客
版權(quán)所有 ©2024-09-05 粵ICP備2023144498號(hào)
深圳悟芯電子科技有限公司 保留所有權(quán)利.
技術(shù)支持: 八方資源網(wǎng) 免責(zé)聲明 管理員入口 網(wǎng)站地圖手機(jī)網(wǎng)站
微信號(hào)碼
地址:廣東省 深圳市 南山區(qū) 前海深港合作區(qū)前灣一路1號(hào)
聯(lián)系人:唐經(jīng)理先生
微信帳號(hào):